Let's go through each module in detail with an emphasis on theoretical concepts, data flow, and the role each module plays in the NetworkInterface system. This will provide an in-depth understanding of the internal workings and functionality of each component.

# 1. Packetizer Module

The Packetizer is responsible for taking raw data from SRAM and converting it into standardized packets known as **flits** (flow control units). Each packet is divided into three flits:

- **Head Flit (HF)**: Contains metadata like source and destination addresses.
- Body Flit (BF): Contains the main data payload.
- Tail Flit (TF): Signals the end of the packet and can contain a special marker.

## **Key Components in Packetizer**

- Inputs:
  - o sram\_data\_in: The raw data input (16-bit) from SRAM.
  - src\_addr and dest\_addr: Metadata inputs representing the source and destination addresses of the packet.

### Outputs:

- flit\_out: The 256-bit output that carries the constructed flit to the FIFO.
- write\_enable: Control signal that tells the FIFO when there's a new flit ready to be written.

#### • State Machine:

 state: Manages the sequencing of Head, Body, and Tail Flits in the packet creation process.

### **How It Works**

- 1. **Head Flit Creation** (state == 0): The Head Flit is created by combining the source and destination addresses with a reserved bit pattern. The remaining bits are padded with zeros, resulting in a 256-bit flit where only a few bits (those carrying addresses) are non-zero. This Head Flit is intended to be used by other modules to identify packet metadata.
- 2. **Body Flit Creation** (state == 1): The Body Flit is the data payload. The Packetizer replicates sram\_data\_in across the entire 256-bit flit (16 copies of the 16-bit data), allowing the data to be distributed efficiently across the NoC.
- 3. **Tail Flit Creation** (state == 2): The Tail Flit signals the end of a packet, carrying an end marker (16 'hFFFF) in its last 16 bits. This marker allows downstream modules to recognize the end of the packet.

Once the Tail Flit is sent, the state machine resets, allowing the next set of data from sram\_data\_in to begin a new packet cycle.

# 2. FIFO Module

The FIFO (First-In, First-Out) buffer temporarily stores packets (flits) before they are processed by downstream modules. The FIFO's role is to manage data flow, ensuring smooth and orderly transitions between packet creation and depacketization.

## **Key Components in FIFO**

- Internal Buffer: A 4-entry array, each 256-bits wide, to store packets.
- Pointers and Counter:
  - write\_ptr: Indicates the next position to write in the FIFO.
  - o read\_ptr: Indicates the next position to read from the FIFO.
  - o count: Tracks the number of occupied slots.
- Status Flags:
  - o full: Indicates the FIFO is full and cannot accept new data.
  - o empty: Indicates the FIFO is empty and has no data to read.

### **How It Works**

- 1. **Write Operation**: When write\_enable is high and the FIFO isn't full, data is written to the location indicated by write\_ptr. After the write, write\_ptr advances to the next position, and count is incremented.
- 2. **Read Operation**: When read\_enable is high and the FIFO isn't empty, data is read from the location indicated by read\_ptr. After the read, read\_ptr advances to the next position, and count is decremented.
- 3. Status Updates: The FIFO keeps track of its state with the full and empty flags:
  - full is set when count reaches the buffer's maximum capacity (4 in this case).
  - empty is set when count is 0.

This FIFO allows the NetworkInterface to handle data flow without backpressure from downstream modules.

# 3. AddressCalculator Module

The AddressCalculator is responsible for extracting source and destination addresses from the Head Flit of each packet. It acts as a parser, examining specific bits in the 256-bit flit to retrieve address information.

# Key Components in AddressCalculator

- Inputs:
  - HF: The Head Flit input containing metadata (source and destination addresses).
- Outputs:
  - src\_addr: The extracted 8-bit source address.
  - dest\_addr: The extracted 8-bit destination address.

### **How It Works**

- 1. **Bit Extraction**: In the 256-bit Head Flit, the source and destination addresses are stored in specific positions:
  - o src\_addr is extracted from bits [247:240].
  - dest\_addr is extracted from bits [239:232].
- Updating Addresses: On each clock cycle, the module reads from the Head Flit and updates src\_addr and dest\_addr. When reset is high, it clears both addresses.

The AddressCalculator is crucial for routing and directing packets within the NoC, as it allows the Network Interface to understand where each packet originated and where it should be delivered.

# 4. DePacketizer Module

The DePacketizer takes in the Head, Body, and Tail Flits and reconstructs the original data, specifically from the Body Flit. It also identifies the end of each packet based on the Tail Flit's marker.

# **Key Components in DePacketizer**

- Inputs:
  - o HF, BF, TF: The Head, Body, and Tail Flits of a packet.
- Outputs:
  - data\_out: The reconstructed 16-bit data output.
  - packet\_end: A flag that indicates the end of the packet.

#### **How It Works**

- Data Extraction: The DePacketizer takes the Body Flit (BF) and extracts the first 16 bits (BF[255:240]) as data\_out. This recreates the original 16-bit data sent into the Packetizer.
- End of Packet Detection: The Tail Flit (TF) carries an end marker in its last 16 bits (TF[15:0]). The DePacketizer checks if this marker matches 16 hFFFF, and if so, it sets packet\_end high. This signal tells downstream systems that the packet has concluded.

The DePacketizer essentially reverses the work done by the Packetizer, converting the packetized data back to its original form.

# 5. ControlModule

The ControlModule manages timing and synchronization within the Network Interface. This particular implementation uses a clk\_div\_8\_to\_NI signal to toggle a mode bit, potentially allowing the Network Interface to alternate between packet states or synchronize with external processes.

## **Key Components in ControlModule**

- Inputs:
  - o clk: Main clock signal.
  - o reset: Resets the mode to 0.
  - clk\_div\_8\_to\_NI: A divided clock signal (slower than clk) used for synchronization.
- Output:
  - mode: A single-bit mode signal.

### **How It Works**

- 1. **Toggling mode**: On each positive edge of clk\_div\_8\_to\_NI, mode toggles its value (0 to 1 or 1 to 0).
- 2. **Reset Behavior**: When reset is high, mode is set to 0.

This module's main purpose is to create a controlled signal that might be used by other components to manage timing or alternate between packet and idle states.

# 6. NetworkInterface Module

The NetworkInterface module combines all the previous modules into a single coherent system, integrating packetization, buffering, address handling, and depacketization. It effectively creates a complete interface for processing data from an SRAM source and packetizing it for the NoC.

## **Key Components in NetworkInterface**

- Internal Signals: Connections between the modules, including:
  - flit\_out: Output from the Packetizer to the FIFO.
  - o fifo\_data\_out: Output from the FIFO to other modules.
  - o write\_enable and read\_enable: Signals controlling FIFO operations.

#### • Instances:

- Packetizer: Generates Head, Body, and Tail Flits from sram\_data\_in.
- FIFO: Buffers the flits generated by the Packetizer.
- AddressCalculator: Extracts addresses from the FIFO's output.
- DePacketizer: Reconstructs the original data from the Body Flit and detects packet ends.
- ControlModule: Provides read\_enable through the mode signal for controlling the FIFO's read process.

### **How It Works**

### 1. Data Flow:

- The Packetizer generates flits and pushes them into the FIFO.
- The FIFO temporarily stores each flit, controlled by write\_enable and read\_enable.
- The AddressCalculator extracts addresses from the Head Flit as they pass through the FIFO.
- The DePacketizer retrieves and reconstructs the data from the Body Flit.

### 2. Synchronization:

• The ControlModule provides synchronization by toggling the mode signal based on clk\_div\_8\_to\_NI. This signal can be used to manage when the FIFO reads data, coordinating flit processing.

The NetworkInterface module acts as a bridge, taking data from SRAM, preparing it for network transmission, and then reconstructing it for final output.

This architecture efficiently manages packet-based data transmission within an on-chip network, ensuring data flows smoothly and with proper addressing and synchronization. Each module contributes a vital piece of functionality, from data handling and buffering to synchronization and depacketization, creating a flexible and robust NoC interface.